/* $NetBSD: meson_clk_pll.c,v 1.3 2021/01/01 07:21:58 ryo Exp $ */ /*- * Copyright (c) 2019 Jared McNeill * All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF * SUCH DAMAGE. */ #include __KERNEL_RCSID(0, "$NetBSD: meson_clk_pll.c,v 1.3 2021/01/01 07:21:58 ryo Exp $"); #include #include #include #include u_int meson_clk_pll_get_rate(struct meson_clk_softc *sc, struct meson_clk_clk *clk) { struct meson_clk_pll *pll = &clk->u.pll; struct clk *clkp, *clkp_parent; u_int n, m, frac; uint64_t parent_rate, rate; uint32_t val; KASSERT(clk->type == MESON_CLK_PLL); clkp = &clk->base; clkp_parent = clk_get_parent(clkp); if (clkp_parent == NULL) return 0; parent_rate = clk_get_rate(clkp_parent); if (parent_rate == 0) return 0; CLK_LOCK(sc); val = CLK_READ(sc, pll->n.reg); n = __SHIFTOUT(val, pll->n.mask); val = CLK_READ(sc, pll->m.reg); m = __SHIFTOUT(val, pll->m.mask); if (pll->frac.mask) { val = CLK_READ(sc, pll->frac.reg); frac = __SHIFTOUT(val, pll->frac.mask); } else { frac = 0; } CLK_UNLOCK(sc); rate = parent_rate * m; if (frac) { uint64_t frac_rate = parent_rate * frac; rate += howmany(frac_rate, __SHIFTOUT_MASK(pll->frac.mask) + 1); } return (u_int)howmany(rate, n); } /* the lock must have been acquired with CLK_LOCK() */ int meson_clk_pll_wait_lock(struct meson_clk_softc *sc, struct meson_clk_pll *pll) { int i; for (i = 24000000; i > 0; i--) { if ((CLK_READ(sc, pll->l.reg) & pll->l.mask) != 0) return 0; } return ETIMEDOUT; } int meson_clk_pll_set_rate(struct meson_clk_softc *sc, struct meson_clk_clk *clk, u_int new_rate) { struct meson_clk_pll *pll = &clk->u.pll; struct clk *clkp, *clkp_parent; uint64_t parent_rate, tmp; uint32_t n, m, m_max, frac, frac_max; int error; KASSERT(clk->type == MESON_CLK_PLL); clkp = &clk->base; clkp_parent = clk_get_parent(clkp); if (clkp_parent == NULL) return ENXIO; if ((pll->flags & MESON_CLK_DIV_SET_RATE_PARENT) != 0) return clk_set_rate(clkp_parent, new_rate); parent_rate = clk_get_rate(clkp_parent); if (parent_rate == 0) { error = (new_rate == 0) ? 0 : ERANGE; return error; } if (parent_rate > new_rate) { n = parent_rate / new_rate; parent_rate /= n; } else { n = 1; } #define DIV_ROUND_OFF(x, y) (((x) + (y) / 2) / (y)) m_max = __SHIFTOUT(pll->m.mask, pll->m.mask); frac_max = __SHIFTOUT(pll->frac.mask, pll->frac.mask); tmp = DIV_ROUND_OFF(new_rate * (frac_max + 1), parent_rate); m = tmp / (frac_max + 1); frac = tmp & frac_max; if (m > m_max) return ERANGE; CLK_LOCK(sc); /* reset */ CLK_WRITE_BITS(sc, pll->reset.reg, pll->reset.mask, 1); CLK_WRITE_BITS(sc, pll->reset.reg, pll->reset.mask, 0); error = meson_clk_pll_wait_lock(sc, pll); if (error != 0) goto failure; /* disable */ CLK_WRITE_BITS(sc, pll->reset.reg, pll->reset.mask, 1); CLK_WRITE_BITS(sc, pll->enable.reg, pll->enable.mask, 0); /* write new M, N, and FRAC */ CLK_WRITE_BITS(sc, pll->m.reg, pll->m.mask, m); CLK_WRITE_BITS(sc, pll->n.reg, pll->n.mask, n); if (pll->frac.mask) { CLK_WRITE_BITS(sc, pll->frac.reg, pll->frac.mask, frac); } /* enable */ CLK_WRITE_BITS(sc, pll->reset.reg, pll->reset.mask, 1); CLK_WRITE_BITS(sc, pll->enable.reg, pll->enable.mask, 1); DELAY(1000); CLK_WRITE_BITS(sc, pll->reset.reg, pll->reset.mask, 0); error = meson_clk_pll_wait_lock(sc, pll); failure: CLK_UNLOCK(sc); return error; } const char * meson_clk_pll_get_parent(struct meson_clk_softc *sc, struct meson_clk_clk *clk) { struct meson_clk_pll *pll = &clk->u.pll; KASSERT(clk->type == MESON_CLK_PLL); return pll->parent; }