/* $NetBSD: c_nec_jazz.c,v 1.14 2013/12/16 15:46:57 mrg Exp $ */ /*- * Copyright (C) 2000 Shuichiro URATA. All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * 3. The name of the author may not be used to endorse or promote products * derived from this software without specific prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. */ /* * for NEC EISA and NEC PCI platforms */ #include __KERNEL_RCSID(0, "$NetBSD: c_nec_jazz.c,v 1.14 2013/12/16 15:46:57 mrg Exp $"); #include #include #include #include #include #include #include #include #include #include #include /* * chipset-dependent timer routine. */ uint32_t timer_nec_jazz_intr(uint32_t, struct clockframe *); void timer_nec_jazz_init(int); struct timer_jazzio_config timer_nec_jazz_conf = { MIPS_INT_MASK_3, timer_nec_jazz_intr, timer_nec_jazz_init, }; /* handle jazzio bus clock interrupt */ uint32_t timer_nec_jazz_intr(uint32_t mask, struct clockframe *cf) { (void)in32(RD94_SYS_INTSTAT3); last_cp0_count = mips3_cp0_count_read(); hardclock(cf); timer_jazzio_ev.ev_count++; return MIPS_INT_MASK_3; /* Keep clock interrupts enabled */ } void timer_nec_jazz_init(int interval) { if (interval <= 0) panic("timer_nec_jazz_init: invalid interval %d", interval); out32(RD94_SYS_IT_VALUE, interval - 1); /* Enable periodic clock interrupt */ out32(RD94_SYS_EXT_IMASK, cpu_int_mask); } /* * chipset-dependent jazzio bus configuration */ struct pica_dev nec_rd94_cpu[] = { {{ "timer", -1, 0, }, (void *)RD94_SYS_IT_VALUE, }, {{ "dallas_rtc", -1, 0, }, (void *)RD94_SYS_CLOCK, }, {{ "LPT1", 0, 0, }, (void *)RD94_SYS_PAR1, }, {{ "I82077", 1, 0, }, (void *)RD94_SYS_FLOPPY, }, {{ "AD1848", 2, 0, }, (void *)RD94_SYS_SOUND,}, {{ "SONIC", 3, 0, }, (void *)RD94_SYS_SONIC, }, {{ "NCRC700", 4, 0, }, (void *)RD94_SYS_SCSI0, }, {{ "NCRC700", 5, 0, }, (void *)RD94_SYS_SCSI1, }, {{ "I8742", 6, 0, }, (void *)RD94_SYS_KBD, }, {{ "pms", 7, 0, }, (void *)RD94_SYS_KBD, }, /* XXX */ {{ "COM1", 8, 0, }, (void *)RD94_SYS_COM1, }, {{ "COM2", 9, 0, }, (void *)RD94_SYS_COM2, }, {{ NULL, -1, 0, }, NULL, }, }; void c_nec_jazz_set_intr(uint32_t mask, uint32_t (*int_hand)(uint32_t, struct clockframe *), int prio) { arc_set_intr(mask, int_hand, prio); /* Update external interrupt mask but don't enable clock. */ out32(RD94_SYS_EXT_IMASK, cpu_int_mask & (~MIPS_INT_MASK_3 >> 10)); } /* * common configuration between NEC EISA and PCI platforms */ void c_nec_jazz_init(void) { /* chipset-dependent timer configuration */ timer_jazzio_conf = &timer_nec_jazz_conf; /* chipset-dependent jazzio bus configuration */ jazzio_devconfig = nec_rd94_cpu; }